# **Assignment Solution:-**

## 1. The verification Plan: -

Planning an exhaustive plan was a challenging task, A simple program interrupt controller that is Simple PIC will be behaving different under different circumstances.

The following testcases have been taken into role for making sure that the PIC behaviour can be checked accordingly

| Test Case                                  | Objective                                                                               | <b>Expected outcome</b>                                                                                              |
|--------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Reset Verification                         | Making ensure that all internal registers are correctly initialized after getting reset | Register like edgen, pol & mask should be initialized correctly as follows (edgen = 0x00, pol = 0x00, mask = 0xFF)   |
| Write & Read Registers                     | Checking if registers are being written and read correctly                              | A written test value should<br>be given i.e., stored and read<br>back                                                |
| Level-Sensitive Interrupt<br>Request (IRQ) | Verifying the level-sensitive IRQs are detected and setting them into pending register  | If an interrupt is asserted, it should be seen in pending register until it's completed.                             |
| Edge-Sensitive IRQ<br>Handling             | Verify that edge-sensitive IRQs are detected correctly                                  | If an IRQ signal toggles (0 $\rightarrow$ 1 $\rightarrow$ 0), it should trigger an interrupt in the pending register |
| Clear Pending IRQs                         | Checking if pending interrupts can be cleared via register write.                       | Writing '1' to a bit in the 'pending' register should clear that interrupt                                           |
| Interrupt Output Behavior                  | Ensure that "int_o" is asserted correctly when an enabled interrupt occurs.             | "int_o" should be high if an unmasked pending interrupt is present.                                                  |

# 2a. Directed Test Vectors (Verilog Testbench

# Implementation)

The testbench (simple pic tb) performs directed testing based on the verification plan:

#### **Testbench Breakdown:**

- 1. Instantiation of the Device Under Test (DUT)
  - The **Simple Interrupt Controller** module is instantiated using simple\_pic uut(...) with appropriate connections.

#### 2. Clock Generation

• The clock signal (clk i) toggles every 5-time units (#5 clk i =  $\sim$ clk i;).

## 3. Initial Setup & Reset Verification (TC 01)

- $\circ$  Signals are initialized, and a reset pulse is generated (rst i = 1;).
- o Registers (edgen, pol, mask) are checked for correct initialization.

#### 4. Register Write & Read Test (TC 02)

- A value (dat\_i = 8'b00001111) is written to address adr\_i = 2'b00 (e.g., edgen register).
- o The value is read back and compared to verify correct register behavior.

## 5. Level-Sensitive IRQ Handling (TC\_03)

- $\circ$  An IRQ is asserted (irq = 8'b00000001).
- $\circ$  The pending register should reflect this (uut.pending[1] == 1).

## 6. Edge-Sensitive IRQ Handling (TC\_04)

- The IRQ signal is toggled  $(0 \rightarrow 1 \rightarrow 0)$  to simulate an edge-sensitive interrupt.
- o The pending register should correctly capture the event.

## 7. Clearing Pending IRQs (TC 05)

- o The pending register is cleared by writing 1 to the corresponding bit.
- o The test verifies that the pending interrupt is successfully cleared.

## 8. Interrupt Output (int o) Behavior (TC 06)

- o An IRQ is asserted (irq = 8'b00000100), and the int o signal is checked.
- o If an interrupt is active, int o should be set (1).

#### 9. Waveform Dumping (\$dumpfile) for Debugging

o The simulation data is stored in a .vcd file for further analysis.

## 2b. The testbench code for "simple program interrupt controller"